Cart
Free Shipping in Australia
Proud to be B-Corp

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits Saraju P. Mohanty

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits By Saraju P. Mohanty

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits by Saraju P. Mohanty


$359.89
Condition - New
Only 2 left

Summary

Addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. This title shows very large-scale integration (VLSI) researchers and engineers how to minimize the different types of power consumption of digital circuits.

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits Summary

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits by Saraju P. Mohanty

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits addresses the need for analysis, characterization, estimation, and optimization of the various forms of power dissipation in the presence of process variations of nano-CMOS technologies. The authors show very large-scale integration (VLSI) researchers and engineers how to minimize the different types of power consumption of digital circuits. The material deals primarily with high-level (architectural or behavioral) energy dissipation because the behavioral level is not as highly abstracted as the system level nor is it as complex as the gate/transistor level. At the behavioral level there is a balanced degree of freedom to explore power reduction mechanisms, the power reduction opportunities are greater, and it can cost-effectively help in investigating lower power design alternatives prior to actual circuit layout or silicon implementation.

The book is a self-contained low-power, high-level synthesis text for Nanoscale VLSI design engineers and researchers. Each chapter has simple relevant examples for a better grasp of the principles presented. Several algorithms are given to provide a better understanding of the underlying concepts. The initial chapters deal with the basics of high-level synthesis, power dissipation mechanisms, and power estimation. In subsequent parts of the text, a detailed discussion of methodologies for the reduction of different types of power is presented including:

Power Reduction Fundamentals

Energy or Average Power Reduction

Peak Power Reduction

Transient Power Reduction

Leakage Power Reduction

Low-Power High-Level Synthesis for Nanoscale CMOS Circuits provides a valuable resource for the design of low-power CMOS circuits.

Table of Contents

High-Level Synthesis Fundamentals.- Power Modeling and Estimation at Transistor and Logic Gate Levels.- Architectural Power Modeling and Estimation.- Power Reduction Fundamentals.- Energy or Average Power Reduction.- Peak Power Reduction.- Transient Power Reduction.- Leakage Power Reduction.- Conclusions and Future Direction.

Additional information

NPB9780387764733
9780387764733
B006UF65EY
Low-Power High-Level Synthesis for Nanoscale CMOS Circuits by Saraju P. Mohanty
New
Hardback
Springer-Verlag New York Inc.
2008-07-07
302
N/A
Book picture is for illustrative purposes only, actual binding, cover or edition may vary.
This is a new book - be the first to read this copy. With untouched pages and a perfect binding, your brand new copy is ready to be opened for the first time

Customer Reviews - Low-Power High-Level Synthesis for Nanoscale CMOS Circuits